
Registers DFFNEC
Speedster22i Macro Cell Library
AchronixSemiconductorProprietary PAGE 65
DFFNEC
Negative Clock Edge D-Type Register with Clock Enable and
Synchronous Clear
Figure 2-8: Logic Symbol
DFFNEC is a si
ngle D‐type register with data input (d), clock enable (ce) , clock (ckn), and
active‐low synchronous clear (cn) inputs and data (q) output. The active‐low synchronous
clearinputsetsthedataoutputlowuponthenextfallingedgeoftheclockifitisassertedlow
andtheclockenablesi
gnalisassertedhigh.Ifthesynchronous clearinputisnotasserted,the
dataoutputissettothevalueonthedatainputuponthenextfallingedgeoftheclockifthe
active‐highclockenableinputisasserted.
Pins
Table 2-24: Pin Descriptions
Name Type Description
d Data input.
cn
Active-low synchronous clear input. A low
on cn sets the q output low
upon the next falling edge of the clock if the clock enable is asserted high.
ce Active-high clock enable input.
ckn Negative-edge clock input.
q
Data output. T
he value present on the data input is transferred to the q out-
put upon the falling edge of the clock if the clock enable input is high and
th
e synchronous clear input is high.
Parameters
Table 2-25: Parameters
Parameter Defined Values Default Value
init 1’b0
init
TheinitparameterdefinestheinitialvalueoftheoutputoftheDFFNECregister.Thisisthe
valuetheregistertakesupontheinitialapplicationofpowertotheFPGA.Thedefaultvalue
oftheinitparameteris1’b0.
input
input
input
input
output
1’b0, 1’b1
Comentarios a estos manuales